TY - GEN
T1 - 0.5μm BiCMOS standard-cell macros including 0.5W 3ns register file and 0.6W 5ns 32kB cache
AU - Hara, Hiroyuki
AU - Sakurai, Takayasu
AU - Nagamatsu, Tetsu
AU - Kobayashi, Shin'ichi
AU - Seta, Katsuhiro
AU - Momose, Hiroshi
AU - Niitsu, Yoichirou
AU - Miyakawa, Hiroyuki
AU - Kuroda, Tadahiro
AU - Matsuda, Kouji
AU - Watanabe, Yoshinori
AU - Sano, Fumihiko
AU - Chiba, Akihiko
N1 - Publisher Copyright:
© 1992 IEEE.
PY - 1992
Y1 - 1992
N2 - BiCMOs standard-cell macros, including a 0.5-W, 3.0-ns register file, a 0.6-W, 5.0-ns 32-kB cache, a 0.2-W, 2.5-ns table look-aside buffer (TLB), and a 0.1-W, 3.0-ns adder, are presented based on a 0.5μm BiCMOs technology. These power consumption values are at 100 MHz operation. Low power and high speed are crucial for high-performance systems requiring a high level of integration. Several BiCMOS/CMOS circuits achieve high-speed operation with a 3.3-V supply. A direct-coupled ECL (emitter-coupled logic)+CMOS circuit is investigated for use as a BiCMOS standard cell.
AB - BiCMOs standard-cell macros, including a 0.5-W, 3.0-ns register file, a 0.6-W, 5.0-ns 32-kB cache, a 0.2-W, 2.5-ns table look-aside buffer (TLB), and a 0.1-W, 3.0-ns adder, are presented based on a 0.5μm BiCMOs technology. These power consumption values are at 100 MHz operation. Low power and high speed are crucial for high-performance systems requiring a high level of integration. Several BiCMOS/CMOS circuits achieve high-speed operation with a 3.3-V supply. A direct-coupled ECL (emitter-coupled logic)+CMOS circuit is investigated for use as a BiCMOS standard cell.
UR - http://www.scopus.com/inward/record.url?scp=4243193466&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=4243193466&partnerID=8YFLogxK
U2 - 10.1109/ISSCC.1992.200403
DO - 10.1109/ISSCC.1992.200403
M3 - Conference contribution
AN - SCOPUS:4243193466
T3 - Digest of Technical Papers - IEEE International Solid-State Circuits Conference
SP - 46
EP - 47
BT - Digest Technical Papers - 1992 39th IEEE International Solid-State Circuits Conference, ISSCC 1992
PB - Institute of Electrical and Electronics Engineers Inc.
T2 - 39th IEEE International Solid-State Circuits Conference, ISSCC 1992
Y2 - 19 February 1992 through 21 February 1992
ER -