TY - GEN
T1 - A 65 f J/b inductive-coupling inter-chip transceiver using charge recycling technique for power-aware 3d system integration
AU - Niitsu, Kiichi
AU - Kawai, Shusuke
AU - Miura, Noriyuki
AU - Ishikuro, Hiroki
AU - Kuroda, Tadahiro
PY - 2008/12/1
Y1 - 2008/12/1
N2 - This paper discusses a low-power inductive-coupling link in 90 nm CMOS. The novel transmitter circuit using charge recycling technique for power-aware three-dimensional (3D) system integration is proposed and investigated. Cross-type daisy chain enables charge recycling and achieves power reduction while keeping communication performance such as high timing margin, low bit error rate and high bandwidth. There are two design issues in cross-type daisy, one is pulse amplitude reduction and another is inter-channel skew. To compensate them, inductor design and replica circuit is proposed and investigated. Test chips were designed and fabricated in 90nm CMOS to verify the proposed transmitter. Measured result showed that proposed cross-type daisy chain transmitter achieved an energy efficiency of 65 fj/bit without degrading any of timing margin, data rate and bit error rate.
AB - This paper discusses a low-power inductive-coupling link in 90 nm CMOS. The novel transmitter circuit using charge recycling technique for power-aware three-dimensional (3D) system integration is proposed and investigated. Cross-type daisy chain enables charge recycling and achieves power reduction while keeping communication performance such as high timing margin, low bit error rate and high bandwidth. There are two design issues in cross-type daisy, one is pulse amplitude reduction and another is inter-channel skew. To compensate them, inductor design and replica circuit is proposed and investigated. Test chips were designed and fabricated in 90nm CMOS to verify the proposed transmitter. Measured result showed that proposed cross-type daisy chain transmitter achieved an energy efficiency of 65 fj/bit without degrading any of timing margin, data rate and bit error rate.
UR - http://www.scopus.com/inward/record.url?scp=67649967957&partnerID=8YFLogxK
UR - http://www.scopus.com/inward/citedby.url?scp=67649967957&partnerID=8YFLogxK
U2 - 10.1109/ASSCC.2008.4708738
DO - 10.1109/ASSCC.2008.4708738
M3 - Conference contribution
AN - SCOPUS:67649967957
SN - 9781424426058
T3 - Proceedings of 2008 IEEE Asian Solid-State Circuits Conference, A-SSCC 2008
SP - 97
EP - 100
BT - Proceedings of 2008 IEEE Asian Solid-State Circuits Conference, A-SSCC 2008
T2 - 2008 IEEE Asian Solid-State Circuits Conference, A-SSCC 2008
Y2 - 3 November 2008 through 5 November 2008
ER -