A high‐speed‐retry banyan switch architecture for giga‐bit‐rate BISDN networks

Kouichi Genda, Naoaki Yamanaka, Yoshimitsu Arai, Hideki Kataoka

研究成果: Article査読


This paper proposes a high‐speed ATM switch architecture for handling cell rates of several Gb/s in a broadband communication switching system or cross‐connect system. The proposed switch architecture, named the high‐speed‐retry banyan switch, employs a bufferless banyan network between input and output buffers; a cell is repeatedly transmitted from an input buffer until it can be successfully transmitted to the desired output buffer. A simple cell‐retransmission algorithm, is employed as is a ring‐arbitration algorithm for cell conflict. They are suitable for FIFO type buffers and bufferless highspeed devices. Good traffic characteristics which are independent of switch size are achieved for an internal speed ratio of only four times the input line speed. A prototype system with the internal speed of 1·2 Gb/s is constructed in order to confirm the basic operation of the high‐speed‐retry banyan switch. The prototype system, even in its present state, could be used to realize a giga‐bit‐rate BISDN switching system.

ジャーナルInternational Journal of Communication Systems
出版ステータスPublished - 1994

ASJC Scopus subject areas

  • コンピュータ ネットワークおよび通信
  • 電子工学および電気工学


「A high‐speed‐retry banyan switch architecture for giga‐bit‐rate BISDN networks」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。