High-Speed Time Division Switch for 32-Mbit/s Bearer Rate Signals

Naoaki Yamanaka, Hiroshi Miyanaga, Yousuke Yamamoto

研究成果: Article査読

3 被引用数 (Scopus)

抄録

This paper describes the high-speed time division switch employed in a 32-Mbit/s bearer signal communications system. System performance is realized by using three technologies. The first is a switch structure referred to as a 2-RAM 2-bank structure which ensures high-speed performance by increasing switching throughput four times over that of the basic structure. The second is the inclusion in the switch of two types of peripheral logic developed using Si-bipolar super-self-aligned process technology. The third is high-speed synchronous transmission of data. A large channel capacity time division switching network is also discussed. In conjunction with the network, these technologies make it possible to realize the ISDN time division switches necessary for such services as TV and high-definition TV communications.

本文言語English
ページ(範囲)1249-1255
ページ数7
ジャーナルIEEE Journal on Selected Areas in Communications
5
8
DOI
出版ステータスPublished - 1987 10月
外部発表はい

ASJC Scopus subject areas

  • コンピュータ ネットワークおよび通信
  • 電子工学および電気工学

フィンガープリント

「High-Speed Time Division Switch for 32-Mbit/s Bearer Rate Signals」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル