Reducing instruction TLB's leakage power consumption for embedded processors

Zhao Lei, Hui Xu, Dasuke Ikebuchi, Hideharu Amano, Tetsuya Sunata, Mitaro Namiki

研究成果: Conference contribution

2 被引用数 (Scopus)

抄録

This paper presents a leakage efficient instruction TLB (Translation Lookaside Buffer) design for embedded processors. The key observation is that when programs enter a physical page following instructions tend to be fetched from the same page for a rather long time. Thus, by employing a small storage structure which stores the recent address-translation information, the TLB access frequency can be drastically decreased and the instruction TLB can be turned into the low leakage mode with the dual voltage supply technique. Based on such a design philosophy, three different implementation policies are proposed. Evaluation results with eight MiBench programs show that the proposed design can reduce the leakage power of the instruction TLB by 50% on average, with only 0.01 % performance degradation.

本文言語English
ホスト出版物のタイトル2010 International Conference on Green Computing, Green Comp 2010
出版社IEEE Computer Society
ページ477-484
ページ数8
ISBN(印刷版)9781424476138
DOI
出版ステータスPublished - 2010

出版物シリーズ

名前2010 International Conference on Green Computing, Green Comp 2010

ASJC Scopus subject areas

  • 計算理論と計算数学
  • コンピュータ サイエンスの応用

フィンガープリント

「Reducing instruction TLB's leakage power consumption for embedded processors」の研究トピックを掘り下げます。これらがまとまってユニークなフィンガープリントを構成します。

引用スタイル